### 6. Layout design

Kanazawa University Microelectronics Research Lab. Akio Kitagawa

#### 6.1 Structures and design rules

#### Well structures





Twin-well process (The impurity concentration in the well is optimized, but pwells are not electrically isolated.)

Triple-well process (The n-wells and the p-wells are electrically isolated each other.)

#### Isolation structure

#### Shallow trench isolation (STI)



FOX: Field Oxide (Thickness = 100nm) GOX: Gate Oxide (Thickness = several nm)

NOTE: FOX is built by the shallow trench isolation (STI) process. Therefore, it also be written as STI.

#### Layout design of well and active area





#### Layout and MOSFET (Triple well)



7

#### Layers

- Layer numbers are assigned to Well, Active, Poly, Contact, Metal, Via, Silicide block, and Dummy, respectively.
- Some layer is automatically generated from the patterns in the drawn layers.
  - ex. FOX and GOX is generated from the pattern of the active layer.





### Design Rules

- A semiconductor foundry allows the designers to design only the layout pattern on the top view.
  - The thickness of layers are fixed by the semiconductor foundry.
- The designers have to follow the design rules prescribed for the technology. The purpose of design rule is as follows.
  - Warranty of dimensional precision in micro or nano fabrication
  - Warranty of precision on electrical characteristics
  - Prevention of latch-up<sup>(NOTE)</sup> triggered by parasitic bipolar-transistors
- Design rule violation is automatically detected and reported in DRC (Design Rule Check).
- A semiconductor company accepts only the design that is passed the specified design rules.

#### NOTE: Latch-up

The inadvertent creation of a low-impedance path between the power supply rails of a CMOS circuit, triggering a parasitic pnpn or npnp structure.



pory rateaccurve (p+, n+) ratemin. width = 2min. width = 2min. spacing 2min. spacing to well = 2 (inside)min. spacing to well = 1 (outside)min. spacing to poly = 1

metal-1 rule min. width = 2 min. spacing = 2 min. extension beyond contact = 1 min. extension beyond via-1 = 1

#### Example of design rules (2)

#### Minimum Density Rules

Fine featured processes utilize CMP (Chemical-Mechanical Polishing) to achieve planarity. Effective CMP requires that the variations in feature density on a layer be restricted.



#### Antenna Rules (Process-Induced Damage Rules)

The "Antenna Rules" deal with process induced gate oxide damage caused when exposed poly-silicon and metal structures, connected to a thin oxide transistor, collect charge from the processing environment (e.g., reactive ion etch) and develop potentials sufficiently large to cause Fowler Nordheim current to flow through the thin oxide. The rules require that the area of the poly-silicon and metal over field oxide divided by the area of the transistor gate (thin oxide area) must be less than Np (where Np is a limit that depends on the process and on design targets).

#### Verifications of the layout design

- DRC (Design Rule Check)
  - Detection of the design rule violation
- ERC (Electrical Rule Check)
  - Detection of the open/short error
- LVS (Layout VS Schematic)
  - Equivalence checking between layout and schematic

The layout design checker has a batch processing mode and interactive mode.

## Influence on circuit performance of the layout

- Frequency response in high-frequency region
  - The parasitic resistance and the parasitic capacitance raise an unintended pole and zero.
  - The long interconnect acts as a parasitic inductor or LC resonator.
- Precision of the circuit operation
  - Common centroid layout of MOSFET, C, and R can improve the production tolerance and mismatch.
  - Symmetric layout of interconnect can improves the production tolerance and skew of the digital signal (delay) and analog signal (phase lag).
- Noise and jitter characteristics
  - The parasitic resistance, especially poly-Si, act as a thermal noise source.
  - The parallel placement of interconnect raise a crosstalk of signals.

#### 6.2 Layout of the MOSFET

#### Layout sample of MOSFET



#### Parasitic of MOSFET



- Long W: large time constant of gate poly-Si
- Long W: large thermal noise of gate poly-Si
- Long LD, LS: large parasitic capacitance and resistance of drain/source area
- Few number of contact: Shift or fluctuation of substrate potential

How can you design the MOSFET with larger W?



## Reduction of the drain junction capacitance (single MOSFET)



 $C_i$  = Capacitance of drain bottom pn junction per area (F/m<sup>2</sup>)

## Reduction of the drain junction capacitance (series MOSFET)



 $C_j$  = Capacitance of drain bottom pn junction per area (F/m<sup>2</sup>) SL<sub>Gmin</sub> = minimum gate spacing

#### Dummy gate

The dummy pattern may be formed to reduce the production tolerance.



#### Interdigitated body contact

The body/well contact may be added to immobilize the substrate/well potential in the very large MOSFET.



### Example of logic gate

- High area utilization
- Constant height of all cell
- Horizontal runs of metal are used to supply power (Rail), and vertical runs of metal (or poly) are used to input and to output the signals.

Outline box of the cellpoly-1n-welln+Metal-1p+Metal-2 $\boxtimes$ Contact $\mathbb{N}$ 



### Matching layout

- Matching layout is used to enhances the relative precision of device pair (e.g. a differential pair, a current mirror). (around  $\pm 1\%$ )
  - Use of The repeat of warp of the fundamental unit
    - The devices of the different shape and direction match very poorly.
  - Use of the dummy pattern
  - Use of the common centroid pattern
- Trimming is necessary if you expect more precise matching.(less than  $\pm 0.1\%$ )

#### Distribution of GOX thickness



#### Common centroid layout

- The mismatch of the device characteristics is canceled using the common centroid layout.
- 1. The centroid of the matched devices should be coincident.
- 2. The array should be symmetric around both the x and y-axis.
- 3. Each matched device should consist of an equal number of segments oriented in either direction.





#### Layout sample of a differential pair



#### 6.3 Layout of the passive devices

# Example of the characteristics of the passive device

| Component           | Values                                                                | Mismatch | Temp.<br>Coefficient | Volt.<br>Coefficient |
|---------------------|-----------------------------------------------------------------------|----------|----------------------|----------------------|
| MOS Cap.            | $\begin{array}{c} 2.2-2.7\\ \mathrm{fF}/\mathrm{\mu m}^2 \end{array}$ | 0.05%    | 50 ppm/°C            | 50 ppm/V             |
| Poly2/Poly1<br>Cap. | $\begin{array}{c} 0.8-1.0 \ fF \\ \mu m^2 \end{array}$                | 0.05%    | 50 ppm/°C            | 50 ppm/V             |
| p+ Resister         | 80−150 Ω/□                                                            | 0.4%     | 1500 ppm/°C          | 200 ppm/V            |
| p+ diff. Resistor   | $50-80 \ \Omega/\Box$                                                 | 0.4%     | 1500 ppm/°C          | 200 ppm/V            |
| Poly Resistor       | $20-40 \ \Omega/\Box$                                                 | 0.4%     | 1500 ppm/°C          | 100 ppm/V            |
| N-well Resister     | 1 k−2k Ω/□                                                            | 1%       | 8000 ppm/°C          | 10k ppm/V            |

The mismatch error of the passive devices on a chip is very small.

#### Structure of capacitors

- Poly Capacitor (Before 0.25µm CMOS process)
- MIM Capacitor (After 0.18µm CMOS process)



#### Layout sample of a MIM capacitor



The dummy metal is automatically inserted, if the dummy is not specify. The dummy metal may work as a parasitic capacitance.



 $C_{p}$ 000 R<sub>s</sub> L  $C_{F}$  $C_{F}$ 

Equivalent circuit with the parasitic

Top metal or dedicated layer for inductor is used.

The inductor is dissipative in the chip area.

#### Structure of the resistance





#### Common centroid layout of a resistor pair Dummy ⊠ ⊠ <u>R1</u> ⊠ ⊠ R1 ⊠ ⊠ ⊠ ⊠ R2 ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ R2 ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ ⊠ Dummy ⊠ ⊠ Metal-1 p+ diffusion

#### 6.4 Noise countermeasure layout

## Type of noise

- Inherent noise
  - Noise resulting from the discrete and random movement of charge in a device
  - Thermal noise, Flicker noise, shot noise
  - The noise floor depends on the circuit design quality
- Quantization noise
  - Noise resulting from the finite digital word size
  - The SNR (signal-to-noise ratio) depends on the accuracy of ADC and DAC.
- Coupled noise (Crosstalk)
  - Noise resulting from the signals adjacent circuits deeding into each other
  - The noise immunity depends on a layout.

### Type of coupled noise

#### Electromagnetic model

- Capacitive coupling
- Inductive coupling
- Substrate current

Circuit model

- $\rightarrow$  Parasitic capacitance
- $\rightarrow$  Parasitic inductance
- $\rightarrow$  Parasitic resistance

#### Capacitive coupling







#### Shielding of substrate



Cross section



#### Inductive coupling



The induction noise is in proportion to the loop area S of the signal and power line.



The translational symmetry reduces induced current.

The mirror symmetry intensifies the induced current.

#### Pin assignment

The analog input should be arranged in a perpendicular direction on digital output and the power supply pin.



## Bypass capacitors on VDD, VSS lines



The noise in the VDD, VSS line is bypassed through the bypass capacitors.

Small MOS capacitors under the power line.

#### 6.5 ESD (Electrostatic Discharge) Protection

### Input Pad with ESD protection

The ESD protection is required to prevent the damage of the GOX of a MOSFET from the static charge buildup.



NOTE: If the inductive load is used the output, the amplitude of the output signal is larger than power supply voltage. In this case, the ESD protection diode must be connected tandemly.

## Layout sample of pad ESD protection

